# National University of Computer & Emerging Sciences, Karachi Spring-2017 CS-Department

# MidTerm 2

30th March 2017, 1:00 am - 2:00am

| Course Code: CS205                                      | Course Name: Operating System |  |  |  |  |
|---------------------------------------------------------|-------------------------------|--|--|--|--|
| Instructor Names: Ms. Mahwish Amjad, Dr. Hasina Khatoon |                               |  |  |  |  |
| Student Roll No:                                        | Section No:                   |  |  |  |  |

#### Instructions:

- Read each question completely before answering it. There are 2 questions and 2 pages.
- In case of any ambiguity, you may make assumption. But your assumption should not contradict any statement in the question paper.
- All the answers must be solved according to the sequence given in the question paper.

Time: 60 minutes. Max Marks: 60 points

# **Question 1:(15 Marks)**

- 1. What is the purpose of inverted page table? What are its advantages over page table? (3 Marks)
- 2. Give an example where multilevel queues for scheduling of processes are beneficial. (2 Marks)
- 3. How many memory accesses are required to access a data if 3-level paging scheme is used, assuming TLB miss?

  (3 Marks)

4. How is internal fragmentation affected by having large fixed partitions? (3 Marks)

5. What is meant by external fragmentation of memory? Give a possible solution for it. Which type of fragmentation occurs in paging and in segmentation? (4Marks)

# Question 2:(45 Marks)

- 1. Processes p1 and p2 are swapped out at time instance 3 and swapped in at time instance 6. Process p1 has compile time binding and process p2 has execution time binding. Will the processes p1 and p2 be located at the same location or they may be located at different locations when they will be swapped back into main memory.

  (4 Marks)
- 2. Calculate the effective memory access time for a TLB hit ratio of 95%, if 20nanoseconds are required to search the TLB and the memory access time is 150nanoseconds. (2 Marks)
- 3. You are given the available memory holes 50K, 200K, 300K, and 10K. Processes P1, P2, P3 and P4 with turnaround time 3, 4, 2 and 5 respectively arrive in first come first serve order demand storage of 100k, 250k, 95k and 270k respectively. At what time instant request of all jobs will be satisfied using best fit strategy?

(6 Marks)

(Show your working and draw allocated Memory blocks after completion of each process till request of all processes will be satisfied)

| 50K | 200K | 300K | 10k |
|-----|------|------|-----|
|     |      |      |     |
|     |      |      |     |

4. For the given processes with the respective arrival and CPU burst time, give the Gantt chart and calculate the turnaround time and the average waiting time for each of the following CPU scheduling policies.

- 1. Round-Robin(RR) with time quantum(Q)= 4 (Do not consider priority)
- 2. Preemptive priority scheduling algorithm (0 is the highest priority)

| Processes | CPU Burst | Arrival time | Priority                                     |  |
|-----------|-----------|--------------|----------------------------------------------|--|
|           |           |              | (Use Only for priority scheduling algorithm) |  |
| p0        | 10        | 0            | 1                                            |  |
| p1        | 9         | 2            | 0                                            |  |
| p2        | 7         | 4            | 4                                            |  |
| p3        | 8         | 6            | 2                                            |  |

- 5. For the following segment table, find the physical addresses corresponding to the given logical addresses given as segment, offset pairs: (3 Marks)
- 1. 2,200 2. 3,150 3. 0,520

| Segment No. | Base address | Length(Bytes) |
|-------------|--------------|---------------|
| 0           | 300          | 500           |
| 1           | 1000         | 200           |
| 2           | 1400         | 300           |
| 3           | 2000         | 250           |

6. Consider a simple paging scheme with the following parameters: 2^32 total number of pages; page size = 2^12 Bytes; 2^20 total number of frames. (16 Marks)

- 1. Calculate size of virtual address space and physical address space in bytes.
- 2. How many bits are there in a logical address?
- 3. How many bits are there in a physical address?
- 4. How many entries are there in the page table?
- 5. What will be the total page table size if each entry takes 4bytes?
- 6. What percentage of process P1 address space is covered by TLB(32 entries), if process P1 will fit in 500 pages?

### **BEST OF LUCK!**